| Titre : |
Design of Full-Parallel Non Binary LDPC Decoder |
| Type de document : |
texte imprimé |
| Auteurs : |
Cherif Bali, Auteur ; M. Taghi, Directeur de thèse |
| Editeur : |
[S.l.] : [s.n.] |
| Année de publication : |
2017 |
| Importance : |
25 f. |
| Présentation : |
ill. |
| Format : |
30 cm. |
| Accompagnement : |
1 CD-ROM. |
| Note générale : |
Mémoire de Master : Electronique : Alger, Ecole Nationale Polytechnique : 2017
Bibliogr. f. 25 |
| Langues : |
Anglais (eng) |
| Mots-clés : |
LDPC
NB-LDPC
Shannon limit
Error correction
Min-Max
Decoder
Full-parallel Architecture
Design
Implementation |
| Index. décimale : |
Ms13117 |
| Résumé : |
Low Density Parity-Check (LDPC) codes have been successfully included in numerous wire-less communication standards, since they achieve error correction performance very close to the Shannon limit.
Non-Binary LDPC codes has better performance than the binary LDPC codes, In this thesis, we focused on the design and implementation of efficient architecture of the NB-LDPC decoder basic blocks using the Min-Max algorithm.
In order to provide flexible decoder.
Then proposing a full-parallel design for a hight thoughput communications,the design and implementation of the decoder components are detailed. |
Design of Full-Parallel Non Binary LDPC Decoder [texte imprimé] / Cherif Bali, Auteur ; M. Taghi, Directeur de thèse . - [S.l.] : [s.n.], 2017 . - 25 f. : ill. ; 30 cm. + 1 CD-ROM. Mémoire de Master : Electronique : Alger, Ecole Nationale Polytechnique : 2017
Bibliogr. f. 25 Langues : Anglais ( eng)
| Mots-clés : |
LDPC
NB-LDPC
Shannon limit
Error correction
Min-Max
Decoder
Full-parallel Architecture
Design
Implementation |
| Index. décimale : |
Ms13117 |
| Résumé : |
Low Density Parity-Check (LDPC) codes have been successfully included in numerous wire-less communication standards, since they achieve error correction performance very close to the Shannon limit.
Non-Binary LDPC codes has better performance than the binary LDPC codes, In this thesis, we focused on the design and implementation of efficient architecture of the NB-LDPC decoder basic blocks using the Min-Max algorithm.
In order to provide flexible decoder.
Then proposing a full-parallel design for a hight thoughput communications,the design and implementation of the decoder components are detailed. |
|